

# INDIAN INSTITUTE OF INFORMATION TECHNOLOGY, NAGPUR

**Electronics and Communication Engineering Department** 

3rd Year

**CMOS** 

**Project Title: 1: 2 Demultiplexer** 

**Submitted By:-**

**Guided By**:-

**Amit Prajapati** 

DR. PARITOSH PESHWE

**BT20ECE102** 

## **ACKNOWLEDGEMENT**

I would like to express my gratitude to Dr. Paritosh Peshwe of the ECE Department for his invaluable guidance and support throughout my project on the topic "1:2 demultiplexer". His expertise and encouragement have been instrumental in helping me achieve a better understanding of the subject matter. I am grateful for his time, patience, and commitment to ensuring my success. His insights and feedback have been invaluable in shaping my project and helping me develop my skills. I extend my sincere thanks to him for his contribution to my academic journey.

I am also grateful to the faculty and staff of the Department of Electronics and Communication Engineering for their valuable suggestions and inputs during the course of this project.

I would like to thank my family and friends for their constant support and encouragement, without which this project would not have been possible.

Finally, I would like to express my appreciation to all the researchers and authors whose work I have referred to during the course of this project.

Thank you all for your support and guidance.

## **ABSTRACTION**

The project "1:2 demultiplexer" is a digital circuit design implemented using Complementary Metal-Oxide-Semiconductor (CMOS) technology. The demultiplexer is a combinational circuit that accepts a single input and directs it to one of two possible outputs based on the value of the select input. The project aims to design and implement a 1:2 demultiplexer using CMOS technology.

The design of the demultiplexer is based on the principles of Boolean algebra and logic gates.

The project involves designing the circuit, simulating it using software tools, and then implementing it using CMOS technology. The design process involves selecting the appropriate components, sizing them, and connecting them in the correct configuration. The simulation process involves verifying the functionality of the circuit and identifying any errors or issues that need to be addressed before implementation.

The implementation process involves fabricating the circuit using CMOS technology, which involves depositing and patterning multiple layers of materials on a silicon substrate. The fabricated circuit is then tested to verify its functionality and performance.

The project aims to develop a better understanding of CMOS technology and digital circuit design principles. It also serves as a practical application of the theory learned in the classroom, allowing students to gain hands-on experience in designing, simulating, and implementing digital circuits.

## INTRODUCTION

A De-multiplexer is a combinational circuit that has only 1 input line and 2<sup>N</sup> output lines. Simply, the multiplexer is a single-input and multi-output combinational circuit. The information is received from the single input lines and directed to the output line. On the basis of the values of the selection lines, the input will be connected to one of these outputs. De-multiplexer is opposite to the multiplexer.

Unlike encoder and decoder, there are n selection lines and  $2^n$  outputs. So, there is a total of  $2^n$  possible combinations of inputs. De-multiplexer is also treated as **De-mux**.

#### 1×2 De-multiplexer:

In the 1 to 2 De-multiplexer, there are only two outputs, i.e.,  $Y_0$ , and  $Y_1$ , 1 selection lines, i.e.,  $S_0$ , and single input, i.e., A. On the basis of the selection value, the input will be connected to one of the outputs. The block diagram and the truth table of the  $1\times2$  multiplexer are given below.

#### **Block Diagram**



**Truth Table:** 

| INPUTS         | Output         |                       |
|----------------|----------------|-----------------------|
| S <sub>0</sub> | Υ <sub>1</sub> | <b>Y</b> <sub>0</sub> |
| 0              | 0              | Α                     |
| 1              | А              | 0                     |

The logical expression of the term Y is as follows:

$$Y_0=S_0'.A$$
  
 $Y_1=S_0.A$ 

Logical circuit of the above expressions is given below:



<u>Circuit Diagram of CMOS Implementation of 1 : 2 Demultiplexer</u>



## NETLIST

.subckt invertor\_ckt 1 3 2

.model nmod nmos level=54 version=4.7

.model pmod pmos level=54 version=4.7

M1 2 1 0 0 nmod w=100u l=10u

M2 2 1 3 3 pmod w=100u l=10u

.ends

.subckt NAND\_CKT 1 2 3 4

.model nmod nmos level=54 version=4.7

.model pmod pmos level=54 version=4.7

M1 5 1 0 0 nmod w=100u l=10u

M2 4 2 5 5 nmod w=100u l=10u

M3 4 2 3 3 pmod w=100u l=10u

M4 4 1 3 3 pmod w=100u l=10u

.ends

Va 11 0 pulse(0 5 0 0 0 20m 40m)

Vb 12 0 pulse(0 5 0 0 0 10m 20m)

Vdd 3 0 dc 5v

Xinvert 12 3 13 invertor\_ckt Xnand\_1 11 13 3 14 NAND\_CKT Xinvert\_1 14 3 15 invertor\_ckt Xnand\_2 11 12 3 16 NAND\_CKT Xinvert 2 16 3 17 invertor ckt .tran 0.1m 100m .control run plot V(11) xlabel 'time' ylabel 'V' title 'A' plot V(12) xlabel 'time' ylabel 'V' title 'S' plot V(15) xlabel 'time' ylabel 'V' title 'Y0' plot V(17) xlabel 'time' ylabel 'V' title 'Y1' .endc .end

#### **NETLIST Graphs**

#### S signal waveform



A signal waveform



### Y0 Output waveform



Y1 Output waveform



### **Netlist Graph**

### Compact View



### **Microwind Layout**



### <u>Graph</u>





## <u>RESULT</u>

The graphs generated from the simulation of the netlist code written in the <u>ngspice</u> matches with the graphs generated from the layout designed in the <u>Microwind</u>.

Thus, we have successfully designed the 1 : 2 demultiplexer both on <u>ngspice</u> and <u>Microwind</u>.